VIP - PowerPoint PPT Presentation

1 / 1
About This Presentation
Title:

VIP

Description:

Title: VIP Author: Aquarius Last modified by: ldvan Created Date: 11/11/2005 11:00:43 AM Document presentation format: Company: Linux Other titles – PowerPoint PPT presentation

Number of Views:40
Avg rating:3.0/5.0
Slides: 2
Provided by: Aqua153
Category:

less

Transcript and Presenter's Notes

Title: VIP


1
NCTU, CS
VLSI Information Processing
Research Lab
Low-Cost Graphics Processor
???
???? ??? ??
  • ABSTRACT
  • Introduction
  • NEW Recursive DFT/IDFT architecture
  • Low computation cycle
  • 1/2 Chebyshev polynomial
  • 2/N Folded architecture
  • High speed
  • Register-splitting and computation-sharing scheme
  • New Recursive Formula For DFT/IDFT
  • The Proposed Folded Type DFT/IDFT Architecture

In this work,
  • Data Buffer
  • 64 16-bit word length complex data storage
  • Control Unit
  • Clock Gated Control
  • Sequence Controller
  • Parameter Controller
  • 32 PEs32 PEs
  • Pre-processing for Sk and rk
  • TWO PEs for DST and DCT
  • Proposed two design
  • Core Type N2/2
  • Folded Architecture N
  • Regularity construct by the N/2 PEs in parallel
  • No intermediate register bank needed
  • Further reduce the computation cycle to N
  • N (N2/2) / (N/2)
  • Processor latency 64 clock
  • (Computation cycles)
  • Critical Path Tm2Ta

,where
  • Simulation and Implementation Results
  • Lower round of error due to the fewest
    computation cycle
  • AWGN Channel
  • 212/106-point recursive DFT/IDFT Design
  • For DTMF Detector System

DFT Length (N)
Input Word Length
Critical Delay Time
Active Chip Area
Power Consumption
Process Technology
The Proposed Recursive DFT formula

Comparisons Results
Parameters Second Order DFT/IDFT V-Ys Structure 4 (Core Type) Y-Cs Structure 6 (FFR-DFT) Proposed Work1 (Core Type) Proposed Work2 (Folded Type)




The Proposed Recursive IDFT formula
  • Conclusion
  • A new recursive DFT/IDFT architecture based on
    the hybrid of Input strength reduction, Chebyshev
    polynomial and register-splitting schemes is
    proposed.
  • The proposed VLSI algorithms lead to the fewest
    computation cycle and higher speed than others.
  • The proposed core type and folding type recursive
    architecture with regular organization is
    certainly amenable to VLSI implementation.

References 1    M. D. Felder, J. C. Mason, and
B. L. Evans, Efficient dual-tone multifrequency
detection using the nonuniform discrete Fourier
transform, IEEE Signal Processing Lett., vol. 5,
pp. 160-163, Jul. 1998. 2    G. Goertzel, An
algorithm for the evaluation of finite
trigonometric series, American Math. Monthly,
vol. 65, pp. 34-35, Jan. 1958. 3    V. V.
Cizek, Recursive calculation of Fourier
transform of discrete signal, IEEE Int. Conf.
Acoustics, Speech, and Signal Processing, May
1982, pp. 28-31. 4    L. D. Van and C. C. Yang,
"High-speed area-efficient recursive DFT/IDFT
architectures," in Proc. IEEE Int. Symp. Circuits
Syst., May 2004, vol. 3, pp. 357-360, Vancuover,
Canada. 5    H. V. Sorensen, D. L. Jones, M. T.
Heideman, C S. Burrus, Real-valued fast Fourier
transform algorithms, IEEE Trans. Acoustics,
Speech, and Signal Processing, vol. 35, pp.
849-863, June 1987. 6 C. H. Chen, B. D. Liu, J.
F. Yang, and J. L. Wang, Efficient Recursive
Structures for forward and inverse discrete
cosine transform, IEEE Trans. Signal Processing,
vol. 52, pp. 2665-2669, Sep. 2004.
The Proposed Core-Type DFT Architecture
The Proposed Core-Type IDFT Architecture
Achieve
Cost Speed
Write a Comment
User Comments (0)
About PowerShow.com