8bit X 8bit SRAM and 3 X 8 Decoder - PowerPoint PPT Presentation

1 / 22
About This Presentation
Title:

8bit X 8bit SRAM and 3 X 8 Decoder

Description:

1. 8-bit X 8-bit SRAM and 3 X 8 Decoder. Irina Vazir, Prabhjot Balaggan and Sumandeep Kaur ... SRAM: Memory circuit that permits writing and reading, stored ... – PowerPoint PPT presentation

Number of Views:109
Avg rating:3.0/5.0
Slides: 23
Provided by: engr8
Category:
Tags: 8bit | sram | decoder | irina

less

Transcript and Presenter's Notes

Title: 8bit X 8bit SRAM and 3 X 8 Decoder


1
8-bit X 8-bit SRAM and 3 X 8 Decoder
  • Irina Vazir, Prabhjot Balaggan and Sumandeep Kaur
  • Advisor Dr. David Parent
  • December 06, 2004

2
Agenda
  • Abstract
  • Introduction
  • Project Details
  • Results
  • Cost Analysis
  • Conclusions

3
Abstract
  • We designed an 8-bit X 8-bit SRAM and a 3 X 8
    decoder that operated at 200 MHz and uses 5.425
    mW of Power and occupied an area of 462 mm x 532
    mm.

4
Introduction
  • SRAM Memory circuit that permits writing and
    reading, stored data can be retained indefinitely
    without any periodic refresh.
  • 1-bit data storage cell Full CMOS SRAM cell
    configuration.
  • Equation used for wn and wp of the cell
  • (W/L)3/ (W/L) 1 lt 2(VDD 1.5VT,n)1.5VT,n
  • (VDD 2VT,n)2

5
1-bit cell of the SRAM
6
Project Details
  • 8-bit X 8-bit SRAM that operates at 5ns.
  • The project was divided into subsystems namely
    the SRAM cell, precharge circuit, sense
    amplifiers, write circuit, mux-based DFFs and
    the decoder.
  • Output of the decoder specifies address for the
    SRAM cells, where the data needs to be written or
    read from.

7
SRAM Schematic 1
8
SRAM Schematic 2
9
SRAM Layout
10
SRAM Test bench
11
SRAM Verification
12
SRAM simulation Post Extracted
13
SRAM Simulations
14
Decoder Schematic
15
Longest Path Calculations for the Decoder
Note All widths are in microns and capacitances
in fF
16
Decoder Layout
17
Decoder Verification
18
Decoder Simulation Post Extracted
19
Cost Analysis
  • Task Number of days
  • Verifying Logic 4 days
  • Verifying Timing 7 days
  • Layout 8 days
  • Post Extracted Timing 1 day

20
Lessons Learned
  • Start early.
  • Test at every phase.
  • No IT support on weekends.
  • Planning is very important.

21
Summary
  • We designed an 8-bit X 8-bit SRAM and a 3 X 8
    decoder that operated at 200 MHz and uses 5.425
    mW of Power and occupied an area of 462 mm x 532
    mm.
  • Future designs can definitely minimize area.

22
Acknowledgements
  • Thanks to our family members for putting up with
    us.
  • Thanks to Cadence Design Systems for the VLSI
    lab.
  • Thanks to Synopsys for Software donation.
  • Thanks to Professor Parent for his guidance
  • throughout the project.
Write a Comment
User Comments (0)
About PowerShow.com