J. D. Plummer, M. D. Deal, P. B. Peter - PowerPoint PPT Presentation

1 / 46
About This Presentation
Title:

J. D. Plummer, M. D. Deal, P. B. Peter

Description:

EE-452 USNA. MOS Device Physics. Current will be Minority Carriers of 'well' under Gate! ... EE-452 USNA. CMOS Grow Gate Oxide. Note: Growing with O2 gas ... – PowerPoint PPT presentation

Number of Views:66
Avg rating:3.0/5.0
Slides: 47
Provided by: USNA1
Category:
Tags: deal | ee | peter | plummer

less

Transcript and Presenter's Notes

Title: J. D. Plummer, M. D. Deal, P. B. Peter


1
J. D. Plummer, M. D. Deal, P. B. Peter
Silicon VLSI Technology
  • Chapter 2
  • CMOS Technology

2
MOS Device Physics
  • Current will be Minority Carriers of well under
    Gate!
  • Quiescent State Gate is zero or reverse polarity
    (voltage) of well (- for p-type and for
    n-type.) This repels/depletes silicon below gate
    (between S and D) of any minority carriers.
  • Conducting State Gate is same as well ( for
    p-type and for n-type wells).
  • Gate pulls minority carriers of well from
    substrate to thin layer (5nm) connecting Source
    and Drain with their majority carriers (Majority
    carriers of S/D Minority carries of well!)
  • Forward bias of Source/Gate injects majority
    carriers into thin layer.
  • Reverse Bias of Gate/Drain creates field that
    pulls majority carriers into Drain.

3
CMOS Circuit Diagram
S D
S D
S D
D S
D S
D S
NOR Only HIGH if both IN1 and IN2 are LOW.
Inverter
NOR
4
Typical Logic Cell
2-input NAND gate
S D
S D
A
B
D S
Out
D S
GND
5
Dual-Well Trench-Isolated CMOS
gate oxide
field oxide
Al (Cu)
SiO2
TiSi2
tungsten
SiO2
p well
n well
p--epi
p
n
P
6
Final CMOS Planar Device
7
Top View of CMOS Inverter
IN
OUT
8
Top View of CMOS Inverter
Slide with 90o Rotation
IN
OUT
9
P-Well Mask
10
Poly-Silicon Connector Mask
11
P Source/Drain Mask
? Self-Aligned Gate ?
12
N Source/Drain Mask
? Self-Aligned Gate ?
13
Source/Drain Contacts Mask

14
Local Interconnect Metal
15
Initial Si Substrate Preparation
16
CMOS Mask 1
17
CMOS Grow Gate Oxide
Note Growing with O2 gas limits growth to
maximum of 5nm. Growing in H2O allows H to form
hydroxals, weakening the glass, and it can
continue to grow oxide up to 1um. For thick
glass, need to end by baking in vacuum to drive
the H out of the oxide film.
18
Ion Implant n-well
19
P Implant for p-MOS device
20
Thermal Drive-In of Wells
21
Threshold Adjust Implantation
Threshold Adjust Implantation (p)
22
Threshold Adjust for p-MOS Device
Threshold Adjust Implantation (n) (increases
mobility)
23
Deposit Final Gate Oxide
24
Polysilicon Connector of Gates
Implant dopes Polysilicon increasing conductivity
25
Gate Protection Layer
26
Mask Implant of NMOS Device
Uses self-aligned Gate implant process.
27
Boron Implant for PMOS
Uses self-aligned Gate implant process.
28
SiO2 Layer Added
29
Etch of Gate Sidewall Spacers
30
As Implant for NMOS Regions
Sidewall Spacers keep heavy implant dopants
away from directly under Gate contact.
31
B Implant for PMOS Regions
Sidewall Spacers keep heavy implant dopants
away from directly under Gate contact.
32
Drive-In Anneal to Remove Damage
33
Oxide Etch for Final Contacts
34
Titanium Layer for Contacts
35
TiSi2 formed for Ohmic Contact
TiSi2 formed where Ti touches silicon
TiN formed from N2 gas
Two separate Reactions occur simultaneously ! Ti
Si ? TiSi2 Ti N ? TiN BOTH TiSi2 and
TiN are CONDUCTORS !
36
Etch of TiN Forming Interconnects
TiN etch does NOT effect TiSi2 Local
Interconnects TiN (10O/?), TiSi2(1 O/?)
37
Final SiO2 Layer for Planarization
38
Planarization Polishing the Wafers
From Smithsonian, 2000
39
Chemical/Mechanical Polish
40
Final Contact Holes (Vias)
41
Metallic Deposition for Vias
42
CMP Repeated for Planarization
43
Back-End of the Line Metal
44
(No Transcript)
45
CMOS Process Overview
  • 16 Masks
  • 103 Process Steps
  • Typical time for completion 4 months

46
New Concepts in this Lecture
  • Complex CMOS NAND and NOR Circuits (2-4)
  • Masks Identifying CMOS Processing Masks (6-11)
  • Thermal Oxides Different SiO2 growth using O2 vs.
    H2O gases (13)
  • Sidewall Spacers Used for both electrical
    isolation and to mask 2nd source/drain implant
    (27,28)
Write a Comment
User Comments (0)
About PowerShow.com